According to the same source, the largest part of the two billion transistors will be used for the integrated graphics, which will most probably use a VLIW4 arrangement.
The rest of the chip die will be occupied by two dual-core modules, which total four processing cores, 8MB of Level 2 cache as well as by an integrated memory controller and other similar ICs.
As you can also see from the table attached, Trinity will come without any sort of Level 3 cache memory, as AMD wanted to save more space for the integrated graphics.
The resulting cores will be dubbed Piledriver and some reports indicate that Trinity will use the same AM3+ socket as the upcoming FX-series processors.
At this year's Computex fair, AMD has presented an early prototype of the Trinity APU, but it refused to comment on the development state that the chip is in.
The initial launch will include eight mobile processors that feature between two and four processing cores and have a TDP of 35 or 45 Watts, depending on the model.
Outside of the x86 CPU cores, Llano APUs also include a Radeon HD 6000-derived graphics core that packs between 160 and 400 stream processors, which work at either 400MHz or 444MHz.